# **VLSI Design: Assignment-1**

Each question has sections like Netlist, Plot, Tables, Explanations.

Codes are uploaded <u>here</u> for reference



**Question 1:** No report for this Question.

Question 2: Plot I D vs V GS for NMOS transistor and estimate its V T from the graph for the following cases:

- (a)  $V_{DS} = 50$  mV and V GS is swept from 0 to 1.8 V in a step of 0.1 V
- (b)  $V_{DS} = 1.8 \text{ V}$  and V GS is swept from 0 to 1.8 V in a step of 0.1 V
- (c) Do you observe any difference in V T values in case (a) and (b)? If yes, explain why.

#### **Netlist:**

A)

```
Netlist to evaluate MOS I-V characterisitics
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param VGG=1.5
.param LAMBDA=0.09u
.param width_N=(20*LAMBDA)
.global gnd vdd

VGS G gnd 'SUPPLY'
VDS D gnd 0.05

M1 D G gnd gnd CMOSN W={width_N} L={2*LAMBDA}
+ AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
.dc VGS 0 1.8 0.1
.control
*set hoopypscolor = 1 *White background for saving plots
*set color0=white
*set color1=black

run

let x = (-VDS#branch)
set curplottitle="id vs vgs"
plot x deriv(x)
hardcopy 2.eps (-VDS#branch)
.endc
```

B)

```
Netlist to evaluate MOS I-V characteristics
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param VGC=1.5
.param LAMBDA=0.09u
.param width_N={20*LAMBDA}
.global gnd vdd

VGS G gnd 'SUPPLY'
VDS D gnd 1.8

M1 D G gnd gnd CMOSN W={width_N} L={2*LAMBDA}
+ AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
.dc VGS 0 1.8 0.1
.control
*set hopypscolor = 1 *White background for saving plots
*set color0=white
*set color1=black

run

let x = (-VDS#branch)
set curplottitle="id vs vgs"
plot x deriv(x)
hardcopy 2.eps (-VDS#branch)
.endc
```

Netlists for both subparts are same except for  $\mathbf{V}_{DS}$  values. This code uses the snippet given in the tutorial for an n- MOSFET. Deriv(x) returns the derivative of vector x.

## **Plots:**

For a)



For b)



Legend: ----ID

 $\underline{\text{X-axis:}} \ V_{\text{GS}} \ (\text{V})$ 

**Y-axis:** I<sub>D</sub> (uA)

-----Derivative (ID)

For (b) :



 $\underline{\textbf{Legend}}{:} ---- \mathsf{ID} \qquad \qquad ----- \mathsf{Derivative} \ (\mathsf{square} \ \mathsf{root} \ ( \ \mathsf{I}_\mathsf{D} \ ) \ )$ 

### Calculations:

For  $1^{-1}$  case,  $V_{dS} = 0.05 \, \text{V}$ . Neve we have the device in linear region, is  $I_d \propto (V_{GS} - V_{RM}) + c$ 

Now from the graphs, we find maximum derivative at  $r_0 = 0.7 \text{ V}$ . Correspondingly,  $j_0 = 7.23 \times 10^5 \text{ A}$  and slope M = 0.0339

 $mow Jon V_{th}, y_{i=0} ie (x, y_{i}) = (V_{Th}, 0)$  $mow , y_{i}-y_{0} = m (x_{i}-x_{0})$ 

=> NIN = Nº - Nº

=)  $V_{FN}: 0.7 - \frac{7.23 \times 10^{5}}{3.39 \times 10^{2}}$ 

= 0.83 N

For 2 "Case, Vas=1.8V. ic NIMOS is in seturation segion. From the graphs, norximum seturation segion. From the graphs, norximum derivative is found squt (ID) as ID x (Vas-Vu)

NOW. No = 0.64, yo = 0.00861

= 0.00 - 300 x10 A

## **Explanations:**

When  $V_{DS}$  is low (0.05V), ID is proportional to ( $V_{GS}$ - $V_{TH}$ ) + const as the device is in linear region . So we find out the linear equation governing this by finding a point (x,y) and slope m and then proceed to find  $V_{TH}$  as y =0 when x=  $V_{TH}$ .

Similarly when  $V_{DS}$  is high (1.8V) , MOS is in saturation region, hence  $I_D$  is proportional to  $(V_{GS}$  -  $V_{TH})^2$ .

So we consider sqrt(I) and ( $V_{GS}$  -  $V_{TH}$ ) as before and proceed to find  $V_{TH}$  from linear equation.

From the above calculations we observe that values are not the same for both the cases. This can be attributed to a second order effect - Drain Induced Barrier Lowering effect. This occurs in short channel devices with high drain voltages, where Drain which is close to gate forces the transistor to turn on before than expected resulting in decrease in  $V_{TH}$  from the expected value.

Question 3) From the simple MOS models discussed in class, find out the technology parameter  $\mu C$  ox and V T for NMOS and PMOS devices with the help of simulations for

- i) Body to source voltage (V BS ) of OV,
- ii) V BS = 900mV
- iii) V BS = -900 mV.

Do you observe any difference in V T for the three cases? Explain.

#### **Netlist**:

(For NMOS)

```
Netlist to evaluate MOS I-V characteristics
.include TSMC_180nn.txt
.param SUPPLY=1.8
.param VGCe1.5
.param LAMBDA=0.89u
.param VGCe1.5
.param LAMBDA=0.89u
.param VGCd=1.5
.param LAMBDA=0.89u
.param VGCd=1.5
.param LAMBDA=0.89u
.param VGCd=1.5
.param LAMBDA=0.89u
.param VGCd=1.5
.param LAMBDA=0.89u
.param VGCd=1.8
.VOS1 D1 gnd 1.8 $ different Drains for each MOS
.VOS2 D2 gnd 1.8
.VOS1 D1 gnd 1.8 $ different Drains for each MOS
.VOS2 D2 gnd 1.8
.VOS1 D1 gnd 0.9
.VOS2 D2 gnd 1.8
.VOS2 D2 gnd 0.9
.W1 D G gnd gnd CMOSN W=(width_N) L={2*LAMBDA} AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA+2*width_N} AD={5*width_N
```

#### (For PMOS)

```
Netlist to evaluate MOS I-V characterisitics
.include TSMC_180nm.txt
.param SUPPLY= 1.8
.param VGC=1.5
.param LAMBDA=0.09u
.param width_N=[20*LAMBDA] $ PMOS
.global gnd vdd

VGS G gnd 'SUPPLY'
VDS D gnd -1.8
DDS1 D1 gnd -1.8 $ Sdifferent Drains for each MOS
DDS2 D2 gnd -1.8
DDS1 D1 gnd -1.8 $ Sdifferent Drains for each MOS
DDS2 D2 gnd -1.8
UBS1 B1 gnd 0.9
WH gnd G D gnd CMOSP H=[width_N] L=[2*LAMBDA] AS=[5*width_N*LAMBDA] PS=[10*LAMBDA+2*width_N] AD=[5*width_N*LAMBDA] PD=[10*LAMBDA+2*width_N] AD=[5*width_N*LAMBDA] AD=[10*LAMBDA+2*width_N] AD=[10*LAMBDA+2*width_N] AD=[10*LAMBDA+2*width_N] AD=[10*LAMBDA+2*width_N] AD=[10*LAMBDA+2*width_N] AD=[10*LAMBDA+2*width_N] AD=[10*L
```

### **Plots:**

(For NMOS) (For PMOS)



<u>Legend</u>: ----(V<sub>BS</sub>=0.9V) ----(V<sub>BS</sub>=-0.9V)

 $\underline{X-Axis:} V_{GS} (in V) \underline{Y-Axis} = I_{DS} (mA and uA)$ 

## **Explanations:**

For finding  $V_{TH}$  in the above plots, we follow the approach similar to the previous question. We find the linear equation and find the  $V_{TH}$  from the equation . If the device is in saturation region then we take square root of  $I_D$  and construct the linear equation. ( $V_{TH}$  values are found below)

(I)

when VBS = 0, from the draw plots, slope is maximum at n = 0.7 V. New  $m = 3.39 \times 10^2$  The condinates of this point is (0.7, 0.0086): (hs. ITO) has we know another point is  $(V_{7n}, 0)$ 

 $= 7 - \frac{40}{20000}$   $= 0.7 - \frac{0.0006}{0.039}$  = 0.7 - 0.2536 = 0.4463

II when  $V_{BS} = 900 \text{mV}$ , now the graph appears shifted but the slopes almost remain some Neve,  $m = 3.36 \times 10^{2}$  with point (0.6, 0.0076)  $V_{T} = V_{0} - V_{0}$ 

$$= 0.6 - 0.076$$

$$= 0.6 - 0.211$$

$$= 0.389 \text{ V}$$

Use from the plots, max (m) = 3.39x102, 75=0.9V

None from the plots, max (m) = 3.39x102, 75=0.9V

Consequently 30 = 0.0091

 $= 0.9 - \frac{0.0339}{0.0339}$   $= 0.9 - \frac{0.0339}{0.0339}$  = 0.631 Y

Some as NMOS, we proceed to calculate VTV for PMOS.

- When NBS=0, we get maximum slope of -0.02 ( coe''ll get regetion as vas is regedire }

NOW Coursesponding (N. . Yo) = (0.7, 0.0051)

now for finding another point (4,0).

VTu = -0-7 - \_\_\_\_\_\_\_\_

= -0.7+0.225

1/m = 0.445 V

When NBS = 900mV, we get max slope m= -0.02 and correspondingly (no.40) = (0.9.0.00HH)

uow, VTV = -08- (0.0044) = -0.9+0.22 ~-0.68V

- When VBS = -900mV, we get max stope at m= -0.023 and corresponding coordinates (No yo) = (-0.6, 0.0051)

 $N_{0} = -0.6 - (0.005)$ (-0.023)

= -0.6+ 0.221

= -0.3782V

Theoretically verifying the values of  $V_{BS}$ , we know that when  $V_{BS}$  is positive, electrons are attracted towards the body leaving behind the hole pairs near the Drain-source region thereby increasing the Threshold voltage. Similarly when  $V_{BS}$  is negative, holes are attracted and electrons remain in the Drain-source region thereby easily forming the inversion region and decreasing the  $V_{TH}$  value.

Since we got the values of  $V_{TH}$ , we can find  $\mu_{\rm n}C_{\rm ox}$  by selecting a point (say saturation region) and then apply the values of (x,y) = (V<sub>GS</sub>, I<sub>D</sub>) and obtained value of  $V_{TH}$  in the equation to obtain  $\mu_{\rm n}C_{\rm ox}$ 

We have the relation:

$$I_{\text{D}} = 0.5 \ \mu_{\text{n}} C_{\text{ox}} \left( V_{\text{GS}} - V_{\text{TH}} \right)^2$$

Since  $\mu_{\rm B}C_{\rm ox}$  is intrinsic to a MOSFET and since we are not considering second order effects in calculations , we'll calculate it for the case when NMOS(V<sub>BS</sub> =0) and is (~) **1.78 x 10**<sup>-4</sup> and for PMOS it turns out to be **8.24 x 10**<sup>-5</sup>

Question 4) Plot I D – V DS for the two cases shown in figures 1(a) and (b). Explain why a W/2L transistor does not behave in the same way as a series combination of two W/L transistors for small values of L.

### **Netlist:**

```
Netlist to evaluate MOS I-V characterisitics
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param VGC=1.5
.param LAMBDA=0.09u
.param width_M=(20*LAMBDA)
.global gnd vdd

VGS G gnd 'SUPPLY'
VDS D gnd 1.8

VJX J X 0

MI D G J gnd CMOSN M={width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
```

It can be noted that I've used a common Drain, Gate and source for both type of circuits. Hence I've declared a redundant voltage node to get current through 1<sup>st</sup> circuit and hence subtract it with total current from Drain to get the current through the 2<sup>nd</sup> circuit arrangement,

# **Plots:**



<u>Legend</u>: ----W/L + W/L ----W/2L

 $\underline{X}$ -axis:  $V_{DS}$  (nS)  $\underline{Y}$ -axis:  $I_{DS}$  (uA)

## **Explanations:**

Here we have two circuits where 1<sup>st</sup> circuit has 2 MOSFETs (say M1 and M2) connected in series. And let the other MOSFET be M3 with twice the length of other MOSFETs. While running the plots, we've used transient analysis as the effect of **parasitic capacitances** play a major role and rest all factors are mostly same while comparing.

Since the length of M3 is double, its capacitances between various regions infact decrease resulting in a decrease of drain current through it. Also we should note that Drain current  $I_D$  decreases as L increases as they are inversly proportional. These factors together result in a low drain current through M3 when compared to (M1+M2).

Question 5) Consider the circuits shown in figures 2(a) and (b). Find the peak I ON and average I OF F for W= 1.8 $\mu$ m, W= 3.6 $\mu$ m, W= 18 $\mu$ m, W= 36 $\mu$ m. (Give plot snapshots and a table of I ON and I OF F for different W.) Do I ON and I OF F scale linearly with respect to W, comment.

#### Netlist:

(For I<sub>ON</sub>)

```
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param VGG=1.5
.param LAMBDA=0.09u
.param width N={20*LAMBDA}
.global gnd vdd
  GS G gnd 1.8
051 D1 gnd pulse 0 1.8 Ons 1ns 1ns 10ns 20ns $ initV finalV delay rise fall half full
052 D2 gnd pulse 0 1.8 Ons 1ns 1ns 10ns 20ns
053 D3 gnd pulse 0 1.8 Ons 1ns 1ns 10ns 20ns
054 D4 gnd pulse 0 1.8 Ons 1ns 1ns 10ns 20ns
 VDS D gnd 1.8
  2 D2 G gnd gnd CMOSN W={2*width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
 4 D4 G gnd gnd CMOSN W={20*width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
 .dc VGS 0 1.8 0.1
 tran 0.1n 20n
*set hcopypscolor = 1 *White background for saving plots
*set color0=white
*set color1=black
      w = (-VDS1#branch)
x = (-VDS2#branch)
y = (-VDS3#branch)
z = (-VDS4#branch)
curplottitle="id vs vgs"
*hardcopy fig_mos_id_vgs.eps (-VDS#branch)
```

(For I<sub>OFF</sub>)

```
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param VGG=1.5
.param LAMBDA=0.09u
.param width_N={20*LAMBDA}
.global gnd vdd
 GS G gnd 0
DS1 D1 gnd pulse 0 1.8 Ons 1ns 1ns 1Ons 2Ons $ initV finalV delay rise fall half full
DS2 D2 gnd pulse 0 1.8 Ons 1ns 1ns 1Ons 2Ons
DS3 D3 gnd pulse 0 1.8 Ons 1ns 1ns 1Ons 2Ons
DS4 D4 gnd pulse 0 1.8 Ons 1ns 1ns 1Ons 2Ons
*VDS D gnd 1.8
   D2 G gnd gnd CMOSN W={2*width_N} L={2*LAMBDA} AS={5*2*width_N*LAMBDA} PS={10*LAMBDA+2*2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*2*width_N}
  3 D3 G gnd gnd CMOSN W={10*width_N} L={2*LAMBDA} AS={5*10*width_N*LAMBDA} PS={10*LAMBDA+2*10*width_N} AD
{5*10*width_N*LAMBDA} PD={10*LAMBDA+2*10*width_N}
  4 D4 G gnd gnd CMOSN W={20*width_N} L={2*LAMBDA} AS={5*20*width_N*LAMBDA} PS={10*LAMBDA+2*20*width_N} AC
{5*20*width_N*LAMBDA} PD={10*LAMBDA+2*20*width_N}
 .dc VGS 0 1.8 0.1
 tran 0.01n 1n
.control
*set hcopypscolor = 1 *White background for saving plots
*set color0=white
*set color1=black
     w = (-VDS1#branch)
x = (-VDS2#branch)
y = (-VDS3#branch)
z = (-VDS4#branch)
curplottitle="id vs vgs"
       avg(w) avg(x) avg(y) avg(z)
*hardcopy fig_mos_id_vgs.eps (-VDS#branch)
```

**Plots:** 

(For I<sub>ON</sub>)



<u>Legend</u>: ----W=36 ----W=18 ----W=3.6 ----W=1.8 (uM)

 $\underline{X-axis:}$  time (nS)  $\underline{Y-axis:}$   $I_{DS}$  (uA)





<u>Legend</u>: ----W=36 ----W=18 ----W=3.6 ----W=1.8 (uM)

X-axis: time (nS) Y-axis: I<sub>DS</sub> (uA)

(I<sub>OFF</sub> avg)



<u>Legend</u>: ----W=36 ----W=18 ----W=3.6 ----W=1.8 (uM)

<u>X-axis:</u> time (nS) <u>Y-axis</u>:  $I_{DS}(\mu A)$ 

## Table:

| Peak I <sub>ON</sub> (in mA) | Average I <sub>OFF</sub> (in μA) |
|------------------------------|----------------------------------|
| 1                            | 5.468                            |
| 1.935                        | 10.510                           |
| 9.003                        | 50.729                           |
| 16.798                       | 100.426                          |
|                              | 1<br>1.935<br>9.003              |

### **Explanations:**

In case of  $I_{ON}$  values, we can observe that Peak values increasing linearly (approximately) but we can notice that there's slight deviation (getting lesser values). From the equations of drain current we get that  $I_{ON}$  should increase linearly but due to **second order effects** which effectively decreases the drain current by a bit than expected.

In case of  $I_{\text{OFF}}$  values, we can observe that average values increasing linearly but we can notice that not much deviation as observed before .

Question 6) Consider the schematic shown in figure 3. Switch 'SW' is closed at time  $t=0.1.8\mu$  .

- (a) Replace the switch 'SW' by an NMOS (W/L =  $0.18\mu$ ) and plot v(out), when i) v c (0 ) = 0V and v(in) = 1.8V, ii) v c (0 –) = 1.8V and v(in) = 0V. Do you get exact same voltage at output as at input in steady state for both the cases. Comment for both the cases with reasons for difference (if any).
- (b) Replace the switch 'SW' by an PMOS (W/L =  $0.18\mu$ ) and plot v(out), when i) v c (0 ) = 0V and v(in) = 1.8V, ii) v c (0 ) = 1.8V and v(in) = 0V. Do you get exact same voltage at output as at input in steady state for both the cases. Comment for both the cases with reasons for difference (if any).

#### **Netlist:**

A) (For NMOS)

I) Vin= 1.8 and  $V(c^{-}) = 0$ 

#### II) Vin= 0V and $V(c^{-}) = 1.8V$

```
Netlist to evaluate MOS I-V characteristics
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param LAMBDA=0.09u
.param width_N={20*LAMBDA}
.global gnd vdd

VGS G gnd 0.|45
VDS D gnd 0 $ VIN
VSC S C 0
C1 C gnd 0.1p
.tc v(s) = 1.8 $ VOUT
M1 D C S gnd CMOSN W={width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
*.dc VGS 0 1.8 0.1
.tran 0.1 200n
.control

run

let x = C
let y = VSC#branch
set curplottitle="id vs vgs"
plot x
*hardcopy fig_mos_id_vgs.eps (-VDS#branch)
.endc
```

#### B) For PMOS

#### I) Vin= 1.8 and $V(c^{-}) = 0$

```
Netlist to evaluate MOS I-V characteristics
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param VGG=1.5
.param LAMBDA=0.99u
.param width_N={20*LAMBDA} $PMOS
.global gnd vdd

VGS G gnd 0

VDS S gnd 1.8 $ VIN
VSC D C 0
C1 C gnd 0.1p $ VOUT
.tc v(d) = 0
M1 D C S S CMOSP W={width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*DOSPHETE PS ADD PS ADD PD={10*DOSPHETE PS ADD PS ADD
```

#### II) Vin= 0V and $V(c^{-}) = 1.8V$

```
Netlist to evaluate MOS I-V characterisitics
.include TSMC_180nm.txt
.param SUPPLY=1.8
.param VSG=1.5
.param LAMBDA=0.09u
.param width N={20*LAMBDA} $PMOS
.global gnd vdd

VGS G gnd 0
VDS S gnd 0 $ VIN
VSC D C 0
C1 C gnd 0.1p $ VOUT
.tc v(d) = 1.$
M1 D G S S CMOSP W={width_N} L={2*LAMBDA} AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N} AD={5*width_
```

## **Plots:**

A) For NMOS

I) Vin= 1.8 and V(c-) = 0



## II) Vin= 0 and V(c-) = 1.8V



## B) For PMOS

## I) Vin= 0 and V(c-) = 1.8



I) Vin= 1.8 and V(c-) = 0



### **Explanations:**

We were interchanging Vin and V(c<sup>-</sup>) voltages between 0 and 1.8 volts. Firstly the charging/discharging times changes with our capacitance values, so we wouldn't be discussing of the timings but we would consider a reference time period (200 and 100ns) for our observations. Since we are studying voltages on a capacitor, we'll be using transient analysis.

Also since we are using MOSFET as a switch, we connect the Drain-source terminals accordingly to the VIN and V(c-) pins, while  $V_{GS}$  can be controlled accordingly to allow/not allow the currents. In my circuits I could find a threshold value for the switch turning on/ off and its 0.45V( $\sim$ ).

So switch remains open for  $V_{GS} < 0.45V$  and gets closed for  $V_{GS} > 0.45V$ .

For the NMOS plots, we could see that the capacitor doesn't charge upto 1.8 V but discharges to 0V in given time period (happens very well before the time period). This also can be attributed to the fact that NMOS are PDN (Pull-down network). This is the reason NMOS is only used to getting a logical LOW (0V) at output in a CMOS inverter. As the capacitor gets charged, source voltage increases which in turn reduces V<sub>GS</sub> pulling the MOSFET 'OFF' from 'ON' region. So gradually charging of capacitor decreases.

Now considering the PMOS plots, capacitors charges to 1.8 V instantly but doesn't discharge to absolute zero. This leads to the fact of PMOS devices being PUN (pull-up networks). So a PMOS is used to get a logical HIGH (1V) at output of a CMOS inverter. As the capacitor gets charged, source voltage increases which in turn reduces  $V_{GS}$  (increases  $V_{GS}$ ) pulling the MOSFET 'ON' from 'OFF' region. So gradually charging of capacitor increases and this increase is tremendous which is visible from the graphs.

Question 7) Write a netlist for the circuit shown in figure 4. Remember to specify the AS, AD and PS, PD

parameters for the transistors. Plot V out with respect to time and calculate the propagation delay between input and output (t pd ) and tabulate them for the following cases:

Given: V in (vin a 0 pulse 0 1.8 Ons 100ps 100ps 9.9ns 20ns)

- (a) C L = 100 fF, W n =  $1.8\mu m$  W p =  $2.5 \times W$  n
- (b) C L = 500 fF W n =  $1.8\mu m$  W p =  $2.5 \times W$  n
- (c) C L = 500 fF W n =  $9\mu m$  W p =  $2.5 \times W$  n.
- (d) From the delay table, comment how the scaling up of transistor widths affects the propagation delays.

Note: Delay = (rise-time + fall-time)/2, where rise-time is defined as the delay between rising

output and corresponding falling input when both are at their 50% values. Similarly fall-time

is defined as the delay between falling output and corresponding rising input when both are at

their 50% values.

#### **Netlist:**

A) B) C)

```
DS vdd gnd 'SUPPLY'
in x 0 pulse 0 1.8 Ons 100ps 100ps 9.9ns 20ns
   y x gnd gnd CMOSN W=\{width_N\} L=\{2*LAMBDA\} AS=\{5*width_N*LAMBDA\} PS=\{10*LAMBDA+2*width_N\} AD=\{5*width_N*LAMBDA\} PD=\{10*LAMBDA+2*width_N\}
     x vdd vdd CMOSP W={width_P} L={2*LAMBDA} AS={5*width_P*LAMBDA} PS={10*LAMBDA+2*width_P} AD={5*v_P*LAMBDA} PD={10*LAMBDA+2*width_P}
        gnd gnd CMOSN W=\{width_N\} L=\{2*LAMBDA\} AS=\{5*width_N*LAMBDA\} PS=\{10*LAMBDA+2*width_N\} AD=\{5*width_N\} AD=\{5*width_N\}
 1 z gnd 500f $cap
*.dc vin 0 1.8 0.1
.tran 0.1n 200n
** MEASURING DELAYS (Refer manual section 15.4.5)
HEASONIO DELATA (NETCH HORSE)

+ TRIG v(z) VAL='SUPPLY/2' RISE=1

+ TARG v(x) VAL='SUPPLY/2' FALL=1

.measure tran tfall

+ TRIG v(x) VAL='SUPPLY/2' RISE=1

+ TARG v(z) VAL='SUPPLY/2' FALL=1
 measure tran tpd param='(trise+tfall)/2' goal = 0
 control
*set hcopypscolor = 1 *White background for saving plots
*set color0=white ** color0 is used to set the background of the plot (manual sec:17.7))
*set color1=black ** color1 is used to set the grid color of the plot (manual sec:17.7))
*plot v(a)
*plot v(b)
 lot v(z) v(x)
*hardcopy fig_inv_trans.eps v(b) v(c)
```

Codes for all 3 parts are similar with just change in C , width\_n and width\_p values accordingly.

## **Plots:**

A)  $C L = 100 \text{ fF, W n} = 1.8 \mu\text{m W p} = 2.5 \times \text{W n}$ 



<u>Legend:</u> ----Input Waveform ----Output Waveform

X-Axis: time (in nS) Y-Axis: Output Voltage (in V)

b) C L =500 fF W n = 1.8 $\mu$ m W p = 2.5 × W n



<u>Legend:</u> ----Input Waveform ----Output Waveform

X-Axis: time (in nS) Y-Axis: Output Voltage (in V)

c) C L =500 fF W n = 9 $\mu$ m W p = 2.5 × W n .



**Legend:** ----Input Waveform ----Output Waveform

 $\underline{\textbf{X-Axis:}} \text{ time (in nS)} \qquad \underline{\textbf{Y-Axis}} \text{: Output Voltage (in V)}$ 

Repart-1 2019112011

| $(C(F),W_N(\mu M))\TIME$ | T-RISE      | T-FALL      | T.P        |
|--------------------------|-------------|-------------|------------|
| A (100,1.8)              | 9.843720 nS | 10.16937 nS | 10.0065 nS |
| B (500,1.8)              | 9.519633 nS | 10.53750 nS | 10.0286 nS |
| C (500,9)                | 9.832320 nS | 10.18056 nS | 10.0064 nS |

## **Explanations:**

Here we could observe various propagation delays as (W,L) values are changed. These changes are mainly due to following parameters:

- MOS Capacitance
- Load Capacitance

MOS Capacitance: Here MOS Capacitance (parasitic capacitances) changes as we are changing the Widths of the MOSFETs. This also causes change on delay of the input signal as capacitance changes.

LOAD Capacitance: Here LOAD Capacitance (capacitance connected as load) changes as we are directly changing it in each case. Hence the effective time Constant of the system changes thus varying the propagation delay.

So, we'll use two relations for explaining the 3 cases, I.e.

- propagation delay increases with capacitance.
- Capacitance decreases with increasing width {as area of MOSFET increases effectively decreasing capacitance}

From these relations we can say Propagation delay in B > P.D in A. But for C, it's a combined effect of increase and decrease of capacitance, and it turns out that there's decrease in capacitance which is observed from the values of table. This can be attributed to fact that capacitance decreases rapidly with increase in Width of MOSFET.